```
-- Company:
-- Engineer:
-- Create Date: 02/14/2024 01:47:11 PM
-- Design Name:
-- Module Name: Mux8 1 tb - Behavioral
-- Project Name:
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use std.env.finish;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx leaf cells in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity Mux8 1 tb is
```

```
generic( dw: integer:=4);
end Mux8 1 tb;
architecture Behavioral of Mux8 1 tb is
signal a, b, c, d, e, f, g, h : std logic vector ( dw-1 downto 0);
signal sel: std logic vector(dw-2 downto 0);
signal y: std logic vector (dw-1 downto 0);
begin
test: entity work.MUX8 1(Behavioral)
port map(a => a,b => b,c => c, d => d, e => e,f => f,q => q, h =>
h, sel => sel, y=>y);
tp:process
begin
a <= "1110";b<= "1101"; c<= "1101";d<= "1101";e <= "1110";f<=
"1101"; q<= "1101"; h<= "1101";
sel <= "000"; wait for 30ns;
sel <= "001"; wait for 30ns;
sel <= "010"; wait for 30ns;
sel <= "011"; wait for 30ns;
sel <= "100"; wait for 30ns;
sel <= "101"; wait for 30ns;
sel <= "110"; wait for 30ns;
sel <= "111"; wait for 30ns;
finish;
end process;
end Behavioral;
```

-- Port ( );